<- All Jobs
Package Design Engineer
Meta is looking for an experienced ASIC Packaging Engineer, Signal Integrity, and Power Integrity focus for its ASIC packaging team to support the development of custom Silicon for Infrastructure as well as to develop packaging solutions that are optimal for our ASIC roadmap. We are building a competency in Packaging technology to support the development of custom silicon and looking for expertise in hardware development and integration of machine learning clusters, both server and fabric with focus on the impact they can create as part of a world-class engineering team.Package Design Engineer Responsibilities
$173,000/year to $249,000/year + bonus + equity + benefits
Individual compensation is determined by skills, qualifications, experience, and location. Compensation details listed in this posting reflect the base hourly rate, monthly rate, or annual salary only, and do not include bonus, equity or sales incentives, if applicable. In addition to base compensation, Meta offers benefits. Learn more about benefits at Meta.
Equal Employment Opportunity Meta is proud to be an Equal Employment Opportunity employer. We do not discriminate based upon race, religion, color, national origin, sex (including pregnancy, childbirth, reproductive health decisions, or related medical conditions), sexual orientation, gender identity, gender expression, age, status as a protected veteran, status as an individual with a disability, genetic information, political views or activity, or other applicable legally protected characteristics. You may view our Equal Employment Opportunity notice here. Meta is committed to providing reasonable accommodations for qualified individuals with disabilities and disabled veterans in our job application procedures. If you need assistance or an accommodation due to a disability, fill out the Accommodations request form.
- Drive chip-package-system co-design by driving signal and power integrity requirements analysis and optimization to involved in the product definition and optimize chip floorplan, power tree structure, netlists, etc for High Performance Computing based on 2.5D/3D package technology
- Hands on experience in interposer or fanout package design for both organic and inorganic interposer with or without bridges such as Cowos-L, cowos-R, EMIB, embedded fanout bridge from OSAT
- Hands on experience of substrate design and trade off relative to SI/PI, mechanical, thermal and electrical analysis
- Involvement and how they use package design to improve the chip, what kind of hands on experience (Derek for preS). They will be working on MTIA. (less so pcb design, this is a good to have. Not a must). Focus on (a)What kind of design tools they have used
- Drive package level Lead ASIC package SI/PI design activities, including substrate stackup/material selection, design guide implementation, layout review, and post-layout analysis
- Lead pre-layout and post-layout simulation flow with a focus on high-speed interface and PDN, create simulation models and develop simulation methodology for SIPI design
- Lead SIPI validation methodology and develop detailed engineering test plans
- Conduct post Si validation and qualification of high speed interface for ASICs
- Validate high speed interface and PDN impedance in lab to correlate simulation results and improve design flow
- Work closely with Architecture, ASIC, Mixed Signal, Package, and PCB Design teams to design and ensure package/system SI/PI performance meets expectation before Gerber out, also work closely with Design Validation teams to support SI/PI failure analysis
- Package/Board power delivery network AC+DC simulation for low-voltage/high-current supplies
- Development of next generation memory interface considering Input/Output Physical Layer (IO PHY), SI/PI and physical design
- Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience
- Perform package design for advanced custom silicon comprising single-chip/multi-chip and 3D or wafer packaging. This includes: design feasibility studies and analyses, package design/layouts based on silicon chip IO, electrical performance and system ID/form factor requirements
- Participate in silicon architecture/package/PCB/system co-design work collaborating with downstream system design teams and upstream silicon designers to develop holistically optimal solutions
- Co-work with internal silicon, architecture and system teams and externally engaged partners, ASIC design partners, foundry and OSAT and substrate vendors
- Perform design analysis and what-if scenarios for novel packaging schemes such as 2.5D/3D and heterogeneous integration to improve bandwidth, power efficiency and package form factor for next generation versions of current products
- Lead package development to establish package manufacturability and reliability
- Collaborate with multi-functional teams with in Meta and define package requirements
- Perform package design for advanced custom silicon comprising single-chip/multi-chip and 3D or wafer packaging. This includes: design feasibility studies and analyses, package design/layouts based on silicon chip IO, electrical performance and system ID/form factor requirements
- Participate in silicon architecture/package/PCB/system co-design work collaborating with downstream system design teams and upstream silicon designers to develop holistically optimal solutions
- Co-work with internal silicon, architecture and system teams and externally engaged partners, ASIC design partners, foundry and OSAT and substrate vendors
- Perform design analysis and what-if scenarios for novel packaging schemes such as 2.5D/3D and heterogeneous integration to improve bandwidth, power efficiency and package form factor for next generation versions of current products
- Lead package development to establish package manufacturability and reliability
- Collaborate with multi-functional teams with in Meta and define package requirements
$173,000/year to $249,000/year + bonus + equity + benefits
Individual compensation is determined by skills, qualifications, experience, and location. Compensation details listed in this posting reflect the base hourly rate, monthly rate, or annual salary only, and do not include bonus, equity or sales incentives, if applicable. In addition to base compensation, Meta offers benefits. Learn more about benefits at Meta.
Equal Employment Opportunity Meta is proud to be an Equal Employment Opportunity employer. We do not discriminate based upon race, religion, color, national origin, sex (including pregnancy, childbirth, reproductive health decisions, or related medical conditions), sexual orientation, gender identity, gender expression, age, status as a protected veteran, status as an individual with a disability, genetic information, political views or activity, or other applicable legally protected characteristics. You may view our Equal Employment Opportunity notice here. Meta is committed to providing reasonable accommodations for qualified individuals with disabilities and disabled veterans in our job application procedures. If you need assistance or an accommodation due to a disability, fill out the Accommodations request form.